6 days old

SOC Power and Performance Engineer

Santa Clara, CA 95050
  • Job Code
Job Description
In this position you will be a member of the Data Center Design Power and Performance (DCD PnP team). The DCD PnP team is a cross-site horizontal team that is responsible for projecting and optimizing the power, binsplit, thermals, and power-limited performance for Data Center products including Xeon, Xeon-D, and Atom-based SoCs. We offer exciting opportunities to develop technical expertise and leadership.Role responsibilities include but are not limited to: Lead pre-silicon SoC Power projections for a Data Center productIdentify and drive power and thermal optimizations to meet SOC PnP goalsBuild and maintain a power model using architectural design and process specifications, historical power data, and current generation power estimatesDefine segment-specific workloads for power and thermal specificationsInfluence product definition starting from Pathfinding and Technology ReadinessSet workload-based power targets for IPs and SoCs that support the market requirements and drive teams to meet these goalsDeliver power data to partners to enable power delivery design, thermal modeling, and performance optimizationAudit power estimate quality from IP and SoC teamsDrive improvements to IP and SOC PnP methodologyParticipate in SKU definition to match PnP capabilities with manufacturing and marketing needsCollaborate worldwide with DCD PnP and cross-functional partner teams including SOC and IP Design, Architecture, Performance, Power Management, Power Delivery, Marketing, Planning, and ProcessThe ideal candidate will also demonstrate the following traits:Skilled in effective communication, leadership, and teamworkAnalytically-driven with strong problem solving skillsA resourceful and disciplined self-starterThorough and detail-oriented


The candidate must have a Masters degree in Electrical/Computer Engineering and 6 years of experience within:Pre-silicon power analysis and modelingPre-silicon to post-silicon power correlation knowledgePower aware design and identification of architectural logical and physical power reduction opportunitiesPower-performance tradeoffs and optimizationsIndustry standard power estimation tools and design environmentProgramming or scripting preferably in perl, python, or TCLGeneral computer architecture and silicon conceptsRequirements listed would be obtained through a combination of industry relevant job experience, internship experiences and or schoolwork/classes/research.

Inside this Business Group

Xeon and Networking Engineering (XNE) focuses on the development and integration of XEON and Networking SOC's and critical IP's sustain Intels Xeon and 5G networking roadmap.

Other Locations

US, Oregon, Hillsboro

Intel strongly encourages employees to be vaccinated against COVID-19. Intel aligns to federal, state, and local laws and as a contractor to the U.S. Government is subject to government mandates that may be issued. Intel policies for COVID-19 including guidance about testing and vaccination are subject to change over time.

Posting Statement

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Work Model for this Role

This role is available as fully home-based and generally would require you to attend Intel sites only occasionally based on business need.

Posted: 2022-06-23 Expires: 2022-07-25

Before you go...

Our free job seeker tools include alerts for new jobs, saving your favorites, optimized job matching, and more! Just enter your email below.

Share this job:

SOC Power and Performance Engineer

Santa Clara, CA 95050

Join us to start saving your Favorite Jobs!

Sign In Create Account
Powered ByCareerCast